Re: [PATCH 5/9] dt-bindings: mmc: mmci: add delay block base register for sdmmc

From: Rob Herring
Date: Wed Jan 15 2020 - 09:56:51 EST


On Fri, Jan 10, 2020 at 02:48:19PM +0100, Ludovic Barre wrote:
> To support the sdr104 mode, the sdmmc variant has a
> hardware delay block to manage the clock phase when sampling
> data received by the card.
>
> This patch adds a second base register (optional) for
> sdmmc delay block.
>
> Signed-off-by: Ludovic Barre <ludovic.barre@xxxxxx>
> ---
> Documentation/devicetree/bindings/mmc/mmci.txt | 2 ++
> 1 file changed, 2 insertions(+)
>
> diff --git a/Documentation/devicetree/bindings/mmc/mmci.txt b/Documentation/devicetree/bindings/mmc/mmci.txt
> index 6d3c626e017d..4ec921e4bf34 100644
> --- a/Documentation/devicetree/bindings/mmc/mmci.txt
> +++ b/Documentation/devicetree/bindings/mmc/mmci.txt
> @@ -28,6 +28,8 @@ specific for ux500 variant:
> - st,sig-pin-fbclk : feedback clock signal pin used.
>
> specific for sdmmc variant:
> +- reg : a second base register may be defined if a delay
> + block is present and used for tuning.

Which compatibles have a 2nd reg entry?

> - st,sig-dir : signal direction polarity used for cmd, dat0 dat123.
> - st,neg-edge : data & command phase relation, generated on
> sd clock falling edge.
> --
> 2.17.1
>