Re: [PATCH 4/7] perf, x86: Implement IBS interrupt handler

From: Robert Richter
Date: Fri Aug 12 2011 - 14:07:58 EST


On 02.08.11 07:43:28, Peter Zijlstra wrote:
> On Thu, 2011-07-28 at 15:46 +0200, Robert Richter wrote:
> > + msr = hwc->config_base;
> > + buf = buffer;
> > + rdmsrl(msr++, *buf);
> > + if (!(*buf++ & perf_ibs->valid_mask))
> > + return 0;
> > +
> > + perf_sample_data_init(&data, 0);
> > + if (event->attr.sample_type & PERF_SAMPLE_RAW) {
> > + for (i = 1; i < perf_ibs->reg_count; i++)
> > + rdmsrl(msr++, *buf++);
> > + raw.size = sizeof(u32) + sizeof(u64) * perf_ibs->reg_count;
> > + raw.data = buffer;
> > + data.raw = &raw;
> > + }
>
> OK, so this dumps a linear range of MSRs into the raw data buffer. The
> only 'problem' I have with that is that Fam12 will then also dump 103A
> IBS Control Register, which seems pointless.

I will implement a bit mask instead. We can then use
for_each_set_bit() etc.

-Robert

--
Advanced Micro Devices, Inc.
Operating System Research Center

--
To unsubscribe from this list: send the line "unsubscribe linux-kernel" in
the body of a message to majordomo@xxxxxxxxxxxxxxx
More majordomo info at http://vger.kernel.org/majordomo-info.html
Please read the FAQ at http://www.tux.org/lkml/