Re: [PATCH 6/8] x86, microcode, intel: use cpuid explicitly instead of sync_core
From: Borislav Petkov
Date: Fri Nov 07 2014 - 12:56:55 EST
On Mon, Sep 08, 2014 at 02:37:52PM -0300, Henrique de Moraes Holschuh wrote:
> The protocol to safely read MSR 8BH, described in the Intel SDM vol 3A,
> section 9.11.7.1, explicitly determines that cpuid with EAX=1 must be
> used between the wrmsr(0x8B, 0); and the rdmsr(0x8B).
>
> The microcode driver was abusing sync_core() to do this, probably
> because it predates by nearly a decade the current "asm volatile
> (:::"memory")" implementation of native_cpuid(), which is required for
> the Intel MSR 8BH access protocol.
Huh, what? Have you taken a look at sync_core() first?
> sync_core() semanthics are that of being a speculative execution
> barrier, and not "run cpuid with EAX=1".
Again, what?
Hmm, let's see:
static inline void sync_core(void)
{
...
asm volatile("cpuid"
: "=a" (tmp)
: "0" (1)
: "ebx", "ecx", "edx", "memory");
What is the problem again?
I'm sorry but I don't understand what you're trying to fix here...
--
Regards/Gruss,
Boris.
Sent from a fat crate under my desk. Formatting is fine.
--
--
To unsubscribe from this list: send the line "unsubscribe linux-kernel" in
the body of a message to majordomo@xxxxxxxxxxxxxxx
More majordomo info at http://vger.kernel.org/majordomo-info.html
Please read the FAQ at http://www.tux.org/lkml/