Re: [PATCH V8 1/2] scsi: ufs: set the device reference clock setting
From: Adrian Hunter
Date: Thu Aug 16 2018 - 07:30:26 EST
On 16/08/18 13:44, Sayali Lokhande wrote:
>
> On 8/13/2018 6:06 PM, Adrian Hunter wrote:
>> On 09/08/18 12:09, Sayali Lokhande wrote:
>>> From: Subhash Jadavani <subhashj@xxxxxxxxxxxxxx>
>>>
>>> UFS host supplies the reference clock to UFS device and UFS device
>>> specification allows host to provide one of the 4 frequencies (19.2 MHz,
>>> 26 MHz, 38.4 MHz, 52 MHz) for reference clock. Host should set the
>>> device reference clock frequency setting in the device based on what
>>> frequency it is supplying to UFS device.
>>>
>>> Signed-off-by: Subhash Jadavani <subhashj@xxxxxxxxxxxxxx>
>>> Signed-off-by: Can Guo <cang@xxxxxxxxxxxxxx>
>>> Signed-off-by: Sayali Lokhande <sayalil@xxxxxxxxxxxxxx>
>>> ---
>>> Â drivers/scsi/ufs/ufs.hÂÂÂÂÂÂÂÂÂÂ | 21 ++++++++++
>>> Â drivers/scsi/ufs/ufshcd-pltfrm.c |Â 2 +
>>> Â drivers/scsi/ufs/ufshcd.cÂÂÂÂÂÂÂ | 89
>>> ++++++++++++++++++++++++++++++++++++++++
>>> Â drivers/scsi/ufs/ufshcd.hÂÂÂÂÂÂÂ |Â 2 +
>>> Â 4 files changed, 114 insertions(+)
>>>
>>> diff --git a/drivers/scsi/ufs/ufs.h b/drivers/scsi/ufs/ufs.h
>>> index 14e5bf7..c555ac0 100644
>>> --- a/drivers/scsi/ufs/ufs.h
>>> +++ b/drivers/scsi/ufs/ufs.h
>>> @@ -378,6 +378,27 @@ enum query_opcode {
>>> ÂÂÂÂÂ UPIU_QUERY_OPCODE_TOGGLE_FLAGÂÂÂ = 0x8,
>>> Â };
>>> Â +/* bRefClkFreq attribute values */
>>> +enum ref_clk_freq_hz {
>>> +ÂÂÂ REF_CLK_FREQ_19_2_MHZÂÂÂ = 19200000,
>>> +ÂÂÂ REF_CLK_FREQ_26_MHZÂÂÂ = 26000000,
>>> +ÂÂÂ REF_CLK_FREQ_38_4_MHZÂÂÂ = 38400000,
>>> +ÂÂÂ REF_CLK_FREQ_52_MHZÂÂÂ = 52000000,
>>> +};
>>> +
>>> +enum bref_clk_freq {
>>> +ÂÂÂ bREF_CLK_FREQ_0, /* 19.2 MHz */
>>> +ÂÂÂ bREF_CLK_FREQ_1, /* 26 MHz */
>>> +ÂÂÂ bREF_CLK_FREQ_2, /* 38.4 MHz */
>>> +ÂÂÂ bREF_CLK_FREQ_3, /* 52 MHz */
>>> +ÂÂÂ bREF_CLK_FREQ_INVAL,
>>> +};
>>> +
>>> +struct ufs_ref_clk {
>>> +ÂÂÂ enum ref_clk_freq_hz freq_hz;
>>> +ÂÂÂ enum bref_clk_freq val;
>>> +};
>>> +
>>> Â /* Query response result code */
>>> Â enum {
>>> ÂÂÂÂÂ QUERY_RESULT_SUCCESSÂÂÂÂÂÂÂÂÂÂÂÂÂÂÂÂÂÂÂ = 0x00,
>>> diff --git a/drivers/scsi/ufs/ufshcd-pltfrm.c
>>> b/drivers/scsi/ufs/ufshcd-pltfrm.c
>>> index e82bde0..0953563 100644
>>> --- a/drivers/scsi/ufs/ufshcd-pltfrm.c
>>> +++ b/drivers/scsi/ufs/ufshcd-pltfrm.c
>>> @@ -343,6 +343,8 @@ int ufshcd_pltfrm_init(struct platform_device *pdev,
>>> ÂÂÂÂÂ pm_runtime_set_active(&pdev->dev);
>>> ÂÂÂÂÂ pm_runtime_enable(&pdev->dev);
>>> Â +ÂÂÂ ufshcd_parse_dev_ref_clk_freq(hba);
>>> +
>>> ÂÂÂÂÂ ufshcd_init_lanes_per_dir(hba);
>>> Â ÂÂÂÂÂ err = ufshcd_init(hba, mmio_base, irq);
>>> diff --git a/drivers/scsi/ufs/ufshcd.c b/drivers/scsi/ufs/ufshcd.c
>>> index c5b1bf1..0cbdde7 100644
>>> --- a/drivers/scsi/ufs/ufshcd.c
>>> +++ b/drivers/scsi/ufs/ufshcd.c
>>> @@ -6296,6 +6296,89 @@ static void ufshcd_def_desc_sizes(struct ufs_hba
>>> *hba)
>>> ÂÂÂÂÂ hba->desc_size.hlth_desc = QUERY_DESC_HEALTH_DEF_SIZE;
>>> Â }
>>> Â +static struct ufs_ref_clk ufs_ref_clk_freqs[] = {
>>> +ÂÂÂ {REF_CLK_FREQ_19_2_MHZ, bREF_CLK_FREQ_0},
>>> +ÂÂÂ {REF_CLK_FREQ_26_MHZ, bREF_CLK_FREQ_1},
>>> +ÂÂÂ {REF_CLK_FREQ_38_4_MHZ, bREF_CLK_FREQ_2},
>>> +ÂÂÂ {REF_CLK_FREQ_52_MHZ, bREF_CLK_FREQ_3},
>>> +};
>>> +
>>> +static inline enum bref_clk_freq
>>> +ufs_get_bref_clk_for_ref_clk_freq_hz(u32 freq)
>>> +{
>>> +ÂÂÂ enum bref_clk_freq val;
>>> +
>>> +ÂÂÂ for (val = bREF_CLK_FREQ_0; val <= bREF_CLK_FREQ_3; val++)
>>> +ÂÂÂÂÂÂÂ if (ufs_ref_clk_freqs[val].freq_hz == freq)
>>> +ÂÂÂÂÂÂÂÂÂÂÂ return val;
>>> +
>>> +ÂÂÂ /* if no match found, return invalid*/
>>> +ÂÂÂ return bREF_CLK_FREQ_INVAL;
>>> +}
>>> +
>>> +void ufshcd_parse_dev_ref_clk_freq(struct ufs_hba *hba)
>>> +{
>>> +ÂÂÂ struct device *dev = hba->dev;
>>> +ÂÂÂ struct device_node *np = dev->of_node;
>>> +ÂÂÂ struct clk *refclk = NULL;
>>> +ÂÂÂ u32 freq = 0;
>>> +
>>> +ÂÂÂ if (!np)
>>> +ÂÂÂÂÂÂÂ return;
>>> +
>>> +ÂÂÂ hba->dev_ref_clk_freq = bREF_CLK_FREQ_INVAL;
>>> +
>>> +ÂÂÂ refclk = of_clk_get_by_name(np, "ref_clk");
>> What about users that don't use DT?
> If there is no DT entry present for ref_clk, we simply set to
> bREF_CLK_FREQ_INVAL and thus ref clk will not be changed. It will maintain
> the Manufacturer default value whatever is set by the ufs device vendor.
I meant there is no way for non-DT uses to specify the ref_clk.
>>
>>> +ÂÂÂ if (!refclk)
>>> +ÂÂÂÂÂÂÂ return;
>>> +
>>> +ÂÂÂ freq = clk_get_rate(refclk);
>>> +ÂÂÂ if (freq > REF_CLK_FREQ_52_MHZ) {
>>> +ÂÂÂÂÂÂÂ dev_err(hba->dev,
>>> +ÂÂÂÂÂÂÂ "%s: invalid ref_clk setting = %d\n",
>>> +ÂÂÂÂÂÂÂ __func__, freq);
>>> +ÂÂÂÂÂÂÂ return;
>>> +ÂÂÂ }
>>> +
>>> +ÂÂÂ hba->dev_ref_clk_freq =
>>> +ÂÂÂÂÂÂÂ ufs_get_bref_clk_for_ref_clk_freq_hz(freq);
>>> +}
>>> +
>>> +static int ufshcd_set_dev_ref_clk(struct ufs_hba *hba)
>>> +{
>>> +ÂÂÂ int err = 0;
>>> +ÂÂÂ int ref_clk = -1;
>>> +
>>> +ÂÂÂ err = ufshcd_query_attr_retry(hba, UPIU_QUERY_OPCODE_READ_ATTR,
>>> +ÂÂÂÂÂÂÂÂÂÂÂ QUERY_ATTR_IDN_REF_CLK_FREQ, 0, 0, &ref_clk);
>>> +
>>> +ÂÂÂ if (err) {
>>> +ÂÂÂÂÂÂÂ dev_err(hba->dev, "%s: failed reading bRefClkFreq. err = %d\n",
>>> +ÂÂÂÂÂÂÂÂÂÂÂÂ __func__, err);
>>> +ÂÂÂÂÂÂÂ goto out;
>>> +ÂÂÂ }
>>> +
>>> +ÂÂÂ if (ref_clk == hba->dev_ref_clk_freq)
>>> +ÂÂÂÂÂÂÂ goto out; /* nothing to update */
>>> +
>>> +ÂÂÂ err = ufshcd_query_attr_retry(hba, UPIU_QUERY_OPCODE_WRITE_ATTR,
>>> +ÂÂÂÂÂÂÂÂÂÂÂ QUERY_ATTR_IDN_REF_CLK_FREQ, 0, 0,
>>> +ÂÂÂÂÂÂÂÂÂÂÂ &hba->dev_ref_clk_freq);
>>> +
>>> +ÂÂÂ if (err)
>>> +ÂÂÂÂÂÂÂ dev_err(hba->dev, "%s: bRefClkFreq setting to %d Hz failed\n",
>>> +ÂÂÂÂÂÂÂ __func__, ufs_ref_clk_freqs[hba->dev_ref_clk_freq].freq_hz);
>>> +ÂÂÂ /*
>>> +ÂÂÂÂ * It is good to print this out here to debug any later failures
>>> +ÂÂÂÂ * related to gear switch.
>>> +ÂÂÂÂ */
>>> +ÂÂÂ dev_dbg(hba->dev, "%s: bRefClkFreq setting to %d Hz succeeded\n",
>>> +ÂÂÂÂÂÂÂ __func__, ufs_ref_clk_freqs[hba->dev_ref_clk_freq].freq_hz);
>>> +
>>> +out:
>>> +ÂÂÂ return err;
>>> +}
>>> +
>>> Â /**
>>> ÂÂ * ufshcd_probe_hba - probe hba to detect device and initialize
>>> ÂÂ * @hba: per-adapter instance
>>> @@ -6361,6 +6444,12 @@ static int ufshcd_probe_hba(struct ufs_hba *hba)
>>> ÂÂÂÂÂÂÂÂÂÂÂÂÂ "%s: Failed getting max supported power mode\n",
>>> ÂÂÂÂÂÂÂÂÂÂÂÂÂ __func__);
>>> ÂÂÂÂÂ } else {
>>> +ÂÂÂÂÂÂÂ /*
>>> +ÂÂÂÂÂÂÂÂ * Set the right value to bRefClkFreq before attempting to
>>> +ÂÂÂÂÂÂÂÂ * switch to HS gears.
>>> +ÂÂÂÂÂÂÂÂ */
>>> +ÂÂÂÂÂÂÂ if (hba->dev_ref_clk_freq < bREF_CLK_FREQ_INVAL)
>> hba->dev_ref_clk_freq does not always get initialized
> In ufshcd_parse_dev_ref_clk_freq() function we are initializing the
> hba->dev_ref_clk_freqto inval as default.
Not if there is no DT
> This parse function will be always
> called in init
Not if the driver isn't ufshcd-pltfrm
> and thus dev_ref_clk_freq should always get initialized to
> called in init and thus dev_ref_clk_freq should always get initialized to
> defult inval or valid setting if found (in between 19.2 MHz to 52MHz).
>>
>>> +ÂÂÂÂÂÂÂÂÂÂÂ ufshcd_set_dev_ref_clk(hba);
>>> ÂÂÂÂÂÂÂÂÂ ret = ufshcd_config_pwr_mode(hba, &hba->max_pwr_info.info);
>>> ÂÂÂÂÂÂÂÂÂ if (ret) {
>>> ÂÂÂÂÂÂÂÂÂÂÂÂÂ dev_err(hba->dev, "%s: Failed setting power mode, err = %d\n",
>>> diff --git a/drivers/scsi/ufs/ufshcd.h b/drivers/scsi/ufs/ufshcd.h
>>> index 8110dcd..101a75c 100644
>>> --- a/drivers/scsi/ufs/ufshcd.h
>>> +++ b/drivers/scsi/ufs/ufshcd.h
>>> @@ -548,6 +548,7 @@ struct ufs_hba {
>>> ÂÂÂÂÂ void *priv;
>>> ÂÂÂÂÂ unsigned int irq;
>>> ÂÂÂÂÂ bool is_irq_enabled;
>>> +ÂÂÂ u32 dev_ref_clk_freq;
>>> Â ÂÂÂÂÂ /* Interrupt aggregation support is broken */
>>> ÂÂÂÂÂ #define UFSHCD_QUIRK_BROKEN_INTR_AGGRÂÂÂÂÂÂÂÂÂÂÂ 0x1
>>> @@ -746,6 +747,7 @@ static inline void ufshcd_rmwl(struct ufs_hba *hba,
>>> u32 mask, u32 val, u32 reg)
>>> Â int ufshcd_wait_for_register(struct ufs_hba *hba, u32 reg, u32 mask,
>>> ÂÂÂÂÂÂÂÂÂÂÂÂÂÂÂÂÂ u32 val, unsigned long interval_us,
>>> ÂÂÂÂÂÂÂÂÂÂÂÂÂÂÂÂÂ unsigned long timeout_ms, bool can_sleep);
>>> +void ufshcd_parse_dev_ref_clk_freq(struct ufs_hba *hba);
>>> Â Â static inline void check_upiu_size(void)
>>> Â {
>>>
>
>