Re: [PATCH v1 6/6] sdhci: tegra: Add missing TMCLK for data timeout
From: kernel test robot
Date: Mon Aug 03 2020 - 22:37:46 EST
Hi Sowjanya,
I love your patch! Perhaps something to improve:
[auto build test WARNING on tegra/for-next]
[also build test WARNING on robh/for-next v5.8 next-20200803]
[If your patch is applied to the wrong git tree, kindly drop us a note.
And when submitting patch, we suggest to use '--base' as documented in
https://git-scm.com/docs/git-format-patch]
url: https://github.com/0day-ci/linux/commits/Sowjanya-Komatineni/Fix-timeout-clock-used-by-hardware-data-timeout/20200804-034552
base: https://git.kernel.org/pub/scm/linux/kernel/git/tegra/linux.git for-next
config: arm-defconfig (attached as .config)
compiler: arm-linux-gnueabi-gcc (GCC) 9.3.0
reproduce (this is a W=1 build):
wget https://raw.githubusercontent.com/intel/lkp-tests/master/sbin/make.cross -O ~/bin/make.cross
chmod +x ~/bin/make.cross
# save the attached .config to linux build tree
COMPILER_INSTALL_PATH=$HOME/0day COMPILER=gcc-9.3.0 make.cross ARCH=arm
If you fix the issue, kindly add following tag as appropriate
Reported-by: kernel test robot <lkp@xxxxxxxxx>
All warnings (new ones prefixed by >>):
drivers/mmc/host/sdhci-tegra.c: In function 'sdhci_tegra_probe':
>> drivers/mmc/host/sdhci-tegra.c:1622:7: warning: suggest parentheses around operand of '!' or change '&' to '&&' or '!' to '~' [-Wparentheses]
1622 | (!soc_data->pdata->quirks & SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK)) {
| ^~~~~~~~~~~~~~~~~~~~~~~~
vim +1622 drivers/mmc/host/sdhci-tegra.c
1542
1543 static int sdhci_tegra_probe(struct platform_device *pdev)
1544 {
1545 const struct of_device_id *match;
1546 const struct sdhci_tegra_soc_data *soc_data;
1547 struct sdhci_host *host;
1548 struct sdhci_pltfm_host *pltfm_host;
1549 struct sdhci_tegra *tegra_host;
1550 struct clk *clk;
1551 int rc;
1552
1553 match = of_match_device(sdhci_tegra_dt_match, &pdev->dev);
1554 if (!match)
1555 return -EINVAL;
1556 soc_data = match->data;
1557
1558 host = sdhci_pltfm_init(pdev, soc_data->pdata, sizeof(*tegra_host));
1559 if (IS_ERR(host))
1560 return PTR_ERR(host);
1561 pltfm_host = sdhci_priv(host);
1562
1563 tegra_host = sdhci_pltfm_priv(pltfm_host);
1564 tegra_host->ddr_signaling = false;
1565 tegra_host->pad_calib_required = false;
1566 tegra_host->pad_control_available = false;
1567 tegra_host->soc_data = soc_data;
1568
1569 if (soc_data->nvquirks & NVQUIRK_NEEDS_PAD_CONTROL) {
1570 rc = tegra_sdhci_init_pinctrl_info(&pdev->dev, tegra_host);
1571 if (rc == 0)
1572 host->mmc_host_ops.start_signal_voltage_switch =
1573 sdhci_tegra_start_signal_voltage_switch;
1574 }
1575
1576 /* Hook to periodically rerun pad calibration */
1577 if (soc_data->nvquirks & NVQUIRK_HAS_PADCALIB)
1578 host->mmc_host_ops.request = tegra_sdhci_request;
1579
1580 host->mmc_host_ops.hs400_enhanced_strobe =
1581 tegra_sdhci_hs400_enhanced_strobe;
1582
1583 if (!host->ops->platform_execute_tuning)
1584 host->mmc_host_ops.execute_tuning =
1585 tegra_sdhci_execute_hw_tuning;
1586
1587 rc = mmc_of_parse(host->mmc);
1588 if (rc)
1589 goto err_parse_dt;
1590
1591 if (tegra_host->soc_data->nvquirks & NVQUIRK_ENABLE_DDR50)
1592 host->mmc->caps |= MMC_CAP_1_8V_DDR;
1593
1594 /* HW busy detection is supported, but R1B responses are required. */
1595 host->mmc->caps |= MMC_CAP_WAIT_WHILE_BUSY | MMC_CAP_NEED_RSP_BUSY;
1596
1597 tegra_sdhci_parse_dt(host);
1598
1599 tegra_host->power_gpio = devm_gpiod_get_optional(&pdev->dev, "power",
1600 GPIOD_OUT_HIGH);
1601 if (IS_ERR(tegra_host->power_gpio)) {
1602 rc = PTR_ERR(tegra_host->power_gpio);
1603 goto err_power_req;
1604 }
1605
1606 /*
1607 * Tegra210 has a separate SDMMC_LEGACY_TM clock used for host
1608 * timeout clock and SW can choose TMCLK or SDCLK for hardware
1609 * data timeout through the bit USE_TMCLK_FOR_DATA_TIMEOUT of
1610 * the register SDHCI_TEGRA_VENDOR_SYS_SW_CTRL.
1611 *
1612 * USE_TMCLK_FOR_DATA_TIMEOUT bit default is set to 1 and SDMMC uses
1613 * 12Mhz TMCLK which is advertised in host capability register.
1614 * With TMCLK of 12Mhz provides maximum data timeout period that can
1615 * be achieved is 11s better than using SDCLK for data timeout.
1616 *
1617 * So, TMCLK is set to 12Mhz and kept enabled all the time on SoC's
1618 * supporting SDR104 mode and when not using SDCLK for data timeout.
1619 */
1620
1621 if ((soc_data->nvquirks & NVQUIRK_ENABLE_SDR104) &&
> 1622 (!soc_data->pdata->quirks & SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK)) {
1623 clk = devm_clk_get(&pdev->dev, "tmclk");
1624 if (IS_ERR(clk)) {
1625 rc = PTR_ERR(clk);
1626 if (rc == -EPROBE_DEFER)
1627 goto err_power_req;
1628
1629 dev_warn(&pdev->dev, "failed to get tmclk: %d\n", rc);
1630 clk = NULL;
1631 }
1632
1633 clk_set_rate(clk, 12000000);
1634 rc = clk_prepare_enable(clk);
1635 if (rc) {
1636 dev_err(&pdev->dev,
1637 "failed to enable tmclk: %d\n", rc);
1638 goto err_power_req;
1639 }
1640
1641 tegra_host->tmclk = clk;
1642 }
1643
1644 clk = devm_clk_get(mmc_dev(host->mmc), NULL);
1645 if (IS_ERR(clk)) {
1646 rc = PTR_ERR(clk);
1647
1648 if (rc != -EPROBE_DEFER)
1649 dev_err(&pdev->dev, "failed to get clock: %d\n", rc);
1650
1651 goto err_clk_get;
1652 }
1653 clk_prepare_enable(clk);
1654 pltfm_host->clk = clk;
1655
1656 tegra_host->rst = devm_reset_control_get_exclusive(&pdev->dev,
1657 "sdhci");
1658 if (IS_ERR(tegra_host->rst)) {
1659 rc = PTR_ERR(tegra_host->rst);
1660 dev_err(&pdev->dev, "failed to get reset control: %d\n", rc);
1661 goto err_rst_get;
1662 }
1663
1664 rc = reset_control_assert(tegra_host->rst);
1665 if (rc)
1666 goto err_rst_get;
1667
1668 usleep_range(2000, 4000);
1669
1670 rc = reset_control_deassert(tegra_host->rst);
1671 if (rc)
1672 goto err_rst_get;
1673
1674 usleep_range(2000, 4000);
1675
1676 rc = sdhci_tegra_add_host(host);
1677 if (rc)
1678 goto err_add_host;
1679
1680 return 0;
1681
1682 err_add_host:
1683 reset_control_assert(tegra_host->rst);
1684 err_rst_get:
1685 clk_disable_unprepare(pltfm_host->clk);
1686 err_clk_get:
1687 clk_disable_unprepare(tegra_host->tmclk);
1688 err_power_req:
1689 err_parse_dt:
1690 sdhci_pltfm_free(pdev);
1691 return rc;
1692 }
1693
---
0-DAY CI Kernel Test Service, Intel Corporation
https://lists.01.org/hyperkitty/list/kbuild-all@xxxxxxxxxxxx
Attachment:
.config.gz
Description: application/gzip