Re: [PATCH] clk: mmp2: Fix the display clock divider base
From: Stephen Boyd
Date: Tue Oct 13 2020 - 22:54:08 EST
Quoting Lubomir Rintel (2020-09-25 16:39:14)
> The LCD clock dividers are apparently based on one. No datasheet,
> determined empirically, but seems to be confirmed by line 19 of lcd.fth in
> OLPC laptop's Open Firmware [1]:
>
> h# 00000700 value pmua-disp-clk-sel \ PLL1 / 7 -> 113.86 MHz
>
> [1] https://raw.githubusercontent.com/quozl/openfirmware/65a08a73b2cac/cpu/arm/olpc/lcd.fth
>
> Signed-off-by: Lubomir Rintel <lkundrak@xxxxx>
> ---
Applied to clk-next