Re: [PATCH v3] clk: qcom: clk-rcg2: Add support for duty-cycle for RCG
From: Stephen Boyd
Date: Tue May 25 2021 - 23:36:10 EST
Quoting Taniya Das (2021-04-25 00:08:22)
> The root clock generators with MND divider has the capability to support
> change in duty-cycle by updating the 'D'. Add the clock ops which would
> check all the boundary conditions and enable setting the desired duty-cycle
> as per the consumer.
>
> Signed-off-by: Taniya Das <tdas@xxxxxxxxxxxxxx>
> ---
Applied to clk-next with '_val' removed everywhere as it made it super
hard to read. I also don't like the (d / 2) stuff but I can live with
it.
---8<---
diff --git a/drivers/clk/qcom/clk-rcg2.c b/drivers/clk/qcom/clk-rcg2.c
index aa03e315d891..e1b1b426fae4 100644
--- a/drivers/clk/qcom/clk-rcg2.c
+++ b/drivers/clk/qcom/clk-rcg2.c
@@ -360,7 +360,7 @@ static int clk_rcg2_set_floor_rate_and_parent(struct clk_hw *hw,
static int clk_rcg2_get_duty_cycle(struct clk_hw *hw, struct clk_duty *duty)
{
struct clk_rcg2 *rcg = to_clk_rcg2(hw);
- u32 notn_m_val, n_val, m_val, d_val, not2d_val, mask;
+ u32 notn_m, n, m, d, not2d, mask;
if (!rcg->mnd_width) {
/* 50 % duty-cycle for Non-MND RCGs */
@@ -369,11 +369,11 @@ static int clk_rcg2_get_duty_cycle(struct clk_hw *hw, struct clk_duty *duty)
return 0;
}
- regmap_read(rcg->clkr.regmap, RCG_D_OFFSET(rcg), ¬2d_val);
- regmap_read(rcg->clkr.regmap, RCG_M_OFFSET(rcg), &m_val);
- regmap_read(rcg->clkr.regmap, RCG_N_OFFSET(rcg), ¬n_m_val);
+ regmap_read(rcg->clkr.regmap, RCG_D_OFFSET(rcg), ¬2d);
+ regmap_read(rcg->clkr.regmap, RCG_M_OFFSET(rcg), &m);
+ regmap_read(rcg->clkr.regmap, RCG_N_OFFSET(rcg), ¬n_m);
- if (!not2d_val && !m_val && !notn_m_val) {
+ if (!not2d && !m && !notn_m) {
/* 50 % duty-cycle always */
duty->num = 1;
duty->den = 2;
@@ -382,13 +382,13 @@ static int clk_rcg2_get_duty_cycle(struct clk_hw *hw, struct clk_duty *duty)
mask = BIT(rcg->mnd_width) - 1;
- d_val = ~(not2d_val) & mask;
- d_val = DIV_ROUND_CLOSEST(d_val, 2);
+ d = ~(not2d) & mask;
+ d = DIV_ROUND_CLOSEST(d, 2);
- n_val = (~(notn_m_val) + m_val) & mask;
+ n = (~(notn_m) + m) & mask;
- duty->num = d_val;
- duty->den = n_val;
+ duty->num = d;
+ duty->den = n;
return 0;
}
@@ -396,7 +396,7 @@ static int clk_rcg2_get_duty_cycle(struct clk_hw *hw, struct clk_duty *duty)
static int clk_rcg2_set_duty_cycle(struct clk_hw *hw, struct clk_duty *duty)
{
struct clk_rcg2 *rcg = to_clk_rcg2(hw);
- u32 notn_m_val, n_val, m_val, d_val, not2d_val, mask, duty_per;
+ u32 notn_m, n, m, d, not2d, mask, duty_per;
int ret;
/* Duty-cycle cannot be modified for non-MND RCGs */
@@ -405,29 +405,29 @@ static int clk_rcg2_set_duty_cycle(struct clk_hw *hw, struct clk_duty *duty)
mask = BIT(rcg->mnd_width) - 1;
- regmap_read(rcg->clkr.regmap, RCG_N_OFFSET(rcg), ¬n_m_val);
- regmap_read(rcg->clkr.regmap, RCG_M_OFFSET(rcg), &m_val);
+ regmap_read(rcg->clkr.regmap, RCG_N_OFFSET(rcg), ¬n_m);
+ regmap_read(rcg->clkr.regmap, RCG_M_OFFSET(rcg), &m);
- n_val = (~(notn_m_val) + m_val) & mask;
+ n = (~(notn_m) + m) & mask;
duty_per = (duty->num * 100) / duty->den;
/* Calculate 2d value */
- d_val = DIV_ROUND_CLOSEST(n_val * duty_per * 2, 100);
+ d = DIV_ROUND_CLOSEST(n * duty_per * 2, 100);
/* Check bit widths of 2d. If D is too big reduce duty cycle. */
- if (d_val > mask)
- d_val = mask;
+ if (d > mask)
+ d = mask;
- if ((d_val / 2) > (n_val - m_val))
- d_val = (n_val - m_val) * 2;
- else if ((d_val / 2) < (m_val / 2))
- d_val = m_val;
+ if ((d / 2) > (n - m))
+ d = (n - m) * 2;
+ else if ((d / 2) < (m / 2))
+ d = m;
- not2d_val = ~d_val & mask;
+ not2d = ~d & mask;
ret = regmap_update_bits(rcg->clkr.regmap, RCG_D_OFFSET(rcg), mask,
- not2d_val);
+ not2d);
if (ret)
return ret;