Re: [PATCH v8 0/3] Add Qualcomm PCIe Endpoint driver support

From: Manivannan Sadhasivam
Date: Thu Oct 07 2021 - 08:57:36 EST


On Mon, Oct 04, 2021 at 09:49:49AM +0530, Manivannan Sadhasivam wrote:
> On Mon, Sep 20, 2021 at 12:29:43PM +0530, Manivannan Sadhasivam wrote:
> > Hello,
> >
> > This series adds support for Qualcomm PCIe Endpoint controller found
> > in platforms like SDX55. The Endpoint controller is based on the designware
> > core with additional Qualcomm wrappers around the core.
> >
> > The driver is added separately unlike other Designware based drivers that
> > combine RC and EP in a single driver. This is done to avoid complexity and
> > to maintain this driver autonomously.
> >
> > The driver has been validated with an out of tree MHI function driver on
> > SDX55 based Telit FN980 EVB connected to x86 host machine over PCIe.
> >
>
> Ping on this series! Patchwork says the state is still "New". Both
> binding and driver patches got enough reviews I believe. Are there any
> issues pending to be addressed?
>

Sorry for the noise. But not seeing any activity on this series is tempting me
to ping this thread. This series has been under review for almost 3 releases and
I don't want to miss this one too without any obvious reasons.

Thanks,
Mani

> Thanks,
> Mani
>
> > Thanks,
> > Mani
> >
> > Changes in v8:
> >
> > * Added Reviewed-by tag from Rob for the driver patch
> > * Rebased on top of v5.15-rc1
> >
> > Changes in v7:
> >
> > * Used existing naming convention for callback functions
> > * Used active low state for PERST# gpio
> >
> > Changes in v6:
> >
> > * Removed status property in DT and added reviewed tag from Rob
> > * Switched to _relaxed variants as suggested by Rob
> >
> > Changes in v5:
> >
> > * Removed the DBI register settings that are not needed
> > * Used the standard definitions available in pci_regs.h
> > * Added defines for all the register fields
> > * Removed the left over code from previous iteration
> >
> > Changes in v4:
> >
> > * Removed the active_config settings needed for IPA integration
> > * Switched to writel for couple of relaxed versions that sneaked in
> >
> > Changes in v3:
> >
> > * Lot of minor cleanups to the driver patch based on review from Bjorn and Stan.
> > * Noticeable changes are:
> > - Got rid of _relaxed calls and used readl/writel
> > - Got rid of separate TCSR memory region and used syscon for getting the
> > register offsets for Perst registers
> > - Changed the wake gpio handling logic
> > - Added remove() callback and removed "suppress_bind_attrs"
> > - stop_link() callback now just disables PERST IRQ
> > * Added MMIO region and doorbell interrupt to the binding
> > * Added logic to write MMIO physicall address to MHI base address as it is
> > for the function driver to work
> >
> > Changes in v2:
> >
> > * Addressed the comments from Rob on bindings patch
> > * Modified the driver as per binding change
> > * Fixed the warnings reported by Kbuild bot
> > * Removed the PERST# "enable_irq" call from probe()
> >
> > Manivannan Sadhasivam (3):
> > dt-bindings: pci: Add devicetree binding for Qualcomm PCIe EP
> > controller
> > PCI: qcom-ep: Add Qualcomm PCIe Endpoint controller driver
> > MAINTAINERS: Add entry for Qualcomm PCIe Endpoint driver and binding
> >
> > .../devicetree/bindings/pci/qcom,pcie-ep.yaml | 158 ++++
> > MAINTAINERS | 10 +-
> > drivers/pci/controller/dwc/Kconfig | 10 +
> > drivers/pci/controller/dwc/Makefile | 1 +
> > drivers/pci/controller/dwc/pcie-qcom-ep.c | 710 ++++++++++++++++++
> > 5 files changed, 888 insertions(+), 1 deletion(-)
> > create mode 100644 Documentation/devicetree/bindings/pci/qcom,pcie-ep.yaml
> > create mode 100644 drivers/pci/controller/dwc/pcie-qcom-ep.c
> >
> > --
> > 2.25.1
> >