[PATCH v3 1/2] dt-bindings: watchdog: Add watchdog for StarFive JH7110
From: Xingyu Wu
Date: Mon Feb 20 2023 - 03:19:09 EST
Add bindings to describe the watchdog for the StarFive JH7110 SoC.
Signed-off-by: Xingyu Wu <xingyu.wu@xxxxxxxxxxxxxxxx>
---
.../watchdog/starfive,jh7110-wdt.yaml | 74 +++++++++++++++++++
1 file changed, 74 insertions(+)
create mode 100644 Documentation/devicetree/bindings/watchdog/starfive,jh7110-wdt.yaml
diff --git a/Documentation/devicetree/bindings/watchdog/starfive,jh7110-wdt.yaml b/Documentation/devicetree/bindings/watchdog/starfive,jh7110-wdt.yaml
new file mode 100644
index 000000000000..05ba7069e29a
--- /dev/null
+++ b/Documentation/devicetree/bindings/watchdog/starfive,jh7110-wdt.yaml
@@ -0,0 +1,74 @@
+# SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause)
+%YAML 1.2
+---
+$id: http://devicetree.org/schemas/watchdog/starfive,jh7110-wdt.yaml#
+$schema: http://devicetree.org/meta-schemas/core.yaml#
+
+title: StarFive Watchdog
+
+maintainers:
+ - Samin Guo <samin.guo@xxxxxxxxxxxxxxxx>
+ - Xingyu Wu <xingyu.wu@xxxxxxxxxxxxxxxx>
+
+description:
+ The watchdog is a 32 bit counter and has two timeout phases.
+ At the first phase, the signal of watchdog interrupt output(WDOGINT)
+ will rise when counter is 0. The counter will reload the timeout value.
+ And then, if counter decreases to 0 again and WDOGINT isn't cleared,
+ the watchdog will reset the system unless the watchdog reset is disabled.
+
+allOf:
+ - $ref: watchdog.yaml#
+
+properties:
+ compatible:
+ const: starfive,jh7110-wdt
+
+ reg:
+ maxItems: 1
+
+ interrupts:
+ maxItems: 1
+
+ clocks:
+ items:
+ - description: APB clock
+ - description: Core clock
+
+ clock-names:
+ items:
+ - const: apb
+ - const: core
+
+ resets:
+ items:
+ - description: APB reset
+ - description: Core reset
+
+ reset-names:
+ items:
+ - const: apb
+ - const: core
+
+required:
+ - compatible
+ - reg
+ - clocks
+ - clock-names
+ - resets
+ - reset-names
+
+unevaluatedProperties: false
+
+examples:
+ - |
+ watchdog@13070000 {
+ compatible = "starfive,jh7110-wdt";
+ reg = <0x13070000 0x10000>;
+ clocks = <&clk 122>,
+ <&clk 123>;
+ clock-names = "apb", "core";
+ resets = <&rst 109>,
+ <&rst 110>;
+ reset-names = "apb", "core";
+ };
--
2.25.1