Re: [PATCH] arm64: dts: qcom: sm8550: fix LPASS pinctrl slew base address

From: Bjorn Andersson
Date: Wed Mar 15 2023 - 19:34:05 EST


On Thu, 2 Mar 2023 16:47:24 +0100, Krzysztof Kozlowski wrote:
> The second LPASS pin controller IO address is supposed to be the MCC
> range which contains the slew rate registers. The Linux driver then
> accesses slew rate register with hard-coded offset (0xa000). However
> the DTS contained the address of slew rate register as the second IO
> address, thus any reads were effectively pass the memory space and lead
> to "Internal error: synchronous external aborts" when applying pin
> configuration.
>
> [...]

Applied, thanks!

[1/1] arm64: dts: qcom: sm8550: fix LPASS pinctrl slew base address
commit: a5982b3971007161b423b39aa843bdb6713a9d44

Best regards,
--
Bjorn Andersson <andersson@xxxxxxxxxx>