[PATCH v2 00/14] HSI2, UFS & UFS phy support for Tensor GS101
From: Peter Griffin
Date: Tue Apr 23 2024 - 16:50:25 EST
Hi James, Martin, Alim, Bart, Krzysztof, Vinod, all
Firstly, many thanks to everyone who reviewed and tested v1.
This series adds support for the High Speed Interface (HSI) 2 clock
management unit, UFS controller and UFS phy calibration/tuning for GS101
found in Pixel 6.
With this series applied, UFS is now functional on gs101. The SKhynix
HN8T05BZGKX015 can be enumerated, partitions mounted etc. This allows us to
move away from the initramfs rootfs we have been using for development so far.
Merge Strategy
1) UFS driver/bindings via UFS/SCSI tree (James / Martin / Alim)
2) GS101 DTS/DTSI should go via Krzysztofs Exynos SoC tree
3) Clock driver/bindings via Clock tree (Krzysztof / Stephen)
4) PHY driver/bindings via PHY tree (Vinod)
The v2 series has been rebased on next-20240422, as such all the phy parts
which were already queued by Vinod have been dropped. Two new phy patches
are added to address review feedback received after the patches were queued.
The series is broadly split into the following parts:
1) dt-bindings documentation updates
2) gs101/oriole dts & dtsi updates
3) Prepatory patches for ufs-exynos driver
4) GS101 ufs-exynos support
5) gs101 phy fixes
As well as the v1 review feedback some additional cmu_hsi2 clocks were marked
as CLK_IGNORE_UNUSED in v2 so that all other remaining clocks in cmu_hsi2 can
be disabled and UFS will still be functional.
The sysreg clock was also moved from CLK_IS_CRITICAL in clk-gs101 to ufs node,
as the system is still functional with that clock disabled, however fine grained
clocking just around sysreg register accesses doesn't result in functional UFS.
kind regards,
Peter
Changes since v1:
- collect up tags
- google,gs101-clock: alphabetical ordering (Andre)
- re-order samsung,exynos-ufs.yaml as per Krzysztof review
- Ensure google,gs101.h dt-bindings is contained with bindings patch (Andre / Krzysztof)
- fix google,gs101-hsi2-sysreg size (0x10000 not 0x1000) (Andre)
- drop blank lines in clk-gs101 (Andre)
- cmu-hsi2 alphabetical ordering (Andre / Krzysztof)
- use GPIO defines in DT and add TODO pmic comment (Krzysztof)
- Add sysreg clock to ufs node (Andre)
- Mark additional cmu_hsi2 clocks with CLK_IGNORE_UNUSED flag (Peter)
lore v1: https://lore.kernel.org/linux-clk/20240404122559.898930-1-peter.griffin@xxxxxxxxxx/
Peter Griffin (14):
dt-bindings: clock: google,gs101-clock: add HSI2 clock management
unit
dt-bindings: soc: google: exynos-sysreg: add dedicated hsi2 sysreg
compatible
dt-bindings: ufs: exynos-ufs: Add gs101 compatible
arm64: dts: exynos: gs101: enable cmu-hsi2 clock controller
arm64: dts: exynos: gs101: Add the hsi2 sysreg node
arm64: dts: exynos: gs101: Add ufs, ufs-phy and ufs regulator dt nodes
clk: samsung: gs101: add support for cmu_hsi2
scsi: ufs: host: ufs-exynos: Add EXYNOS_UFS_OPT_UFSPR_SECURE option
scsi: ufs: host: ufs-exynos: add EXYNOS_UFS_OPT_TIMER_TICK_SELECT
option
scsi: ufs: host: ufs-exynos: allow max frequencies up to 267Mhz
scsi: ufs: host: ufs-exynos: add some pa_dbg_ register offsets into
drvdata
scsi: ufs: host: ufs-exynos: Add support for Tensor gs101 SoC
phy: samsung-ufs: ufs: remove superfluous mfd/syscon.h header
phy: samsung-ufs: ufs: exit on first reported error
.../bindings/clock/google,gs101-clock.yaml | 30 +-
.../soc/samsung/samsung,exynos-sysreg.yaml | 2 +
.../bindings/ufs/samsung,exynos-ufs.yaml | 38 +-
.../boot/dts/exynos/google/gs101-oriole.dts | 18 +
arch/arm64/boot/dts/exynos/google/gs101.dtsi | 54 ++
drivers/clk/samsung/clk-gs101.c | 508 +++++++++++++++++-
drivers/phy/samsung/phy-samsung-ufs.c | 11 +-
drivers/ufs/host/ufs-exynos.c | 197 ++++++-
drivers/ufs/host/ufs-exynos.h | 24 +-
include/dt-bindings/clock/google,gs101.h | 63 +++
10 files changed, 921 insertions(+), 24 deletions(-)
--
2.44.0.769.g3c40516874-goog