[PATCH v5 0/6] iommu/amd: Use 128-bit cmpxchg operation to update DTE
From: Suravee Suthikulpanit
Date: Mon Oct 07 2024 - 00:14:54 EST
This series modifies current implementation to use 128-bit cmpxchg to
update DTE when needed as specified in the AMD I/O Virtualization
Techonology (IOMMU) Specification.
Please note that I have verified with the hardware designer, and they have
confirmed that the IOMMU hardware has always been implemented with 256-bit
read. The next revision of the IOMMU spec will be updated to correctly
describe this part. Therefore, I have updated the implementation to avoid
unnecessary flushing.
Changes in v5:
* Rebased on top of v6.12-rcX
* Patch 2: fixup logic in update_dte256()
* Patch 3: Introduce make_clear_dte()
* Patch 5: use make_clear_dte()
v4: https://lore.kernel.org/lkml/20240916171805.324292-1-suravee.suthikulpanit@xxxxxxx/
v3: https://lore.kernel.org/lkml/20240906121308.5013-1-suravee.suthikulpanit@xxxxxxx/
v2: https://lore.kernel.org/lkml/20240829180726.5022-1-suravee.suthikulpanit@xxxxxxx/
v1: https://lore.kernel.org/lkml/20240819161839.4657-1-suravee.suthikulpanit@xxxxxxx/
Thanks,
Suravee
Suravee Suthikulpanit (6):
iommu/amd: Disable AMD IOMMU if CMPXCHG16B feature is not supported
iommu/amd: Introduce helper function to update 256-bit DTE
iommu/amd: Modify set_dte_entry() to use 256-bit DTE helpers
iommu/amd: Introduce helper function get_dte256()
iommu/amd: Modify clear_dte_entry() to avoid in-place update
iommu/amd: Lock DTE before updating the entry with WRITE_ONCE()
drivers/iommu/amd/amd_iommu_types.h | 15 +-
drivers/iommu/amd/init.c | 23 +-
drivers/iommu/amd/iommu.c | 355 ++++++++++++++++++++--------
3 files changed, 285 insertions(+), 108 deletions(-)
--
2.34.1