Re: [PATCH v2] clk: thead: Fix TH1520 emmc and shdci clock rate

From: Stephen Boyd
Date: Tue Dec 17 2024 - 15:18:32 EST


Quoting bigunclemax@xxxxxxxxx (2024-12-10 00:30:27)
> From: Maksim Kiselev <bigunclemax@xxxxxxxxx>
>
> In accordance with LicheePi 4A BSP the clock that comes to emmc/sdhci
> is 198Mhz which is got through frequency division of source clock
> VIDEO PLL by 4 [1].
>
> But now the AP_SUBSYS driver sets the CLK EMMC SDIO to the same
> frequency as the VIDEO PLL, equal to 792 MHz. This causes emmc/sdhci
> to work 4 times slower.
>
> Let's fix this issue by adding fixed factor clock that divides
> VIDEO PLL by 4 for emmc/sdhci.
>
> Link: https://github.com/revyos/thead-kernel/blob/7563179071a314f41cdcdbfd8cf6e101e73707f3/drivers/clk/thead/clk-light-fm.c#L454
>
> Fixes: ae81b69fd2b1 ("clk: thead: Add support for T-Head TH1520 AP_SUBSYS clocks")
> Signed-off-by: Maksim Kiselev <bigunclemax@xxxxxxxxx>
> ---

Applied to clk-fixes