Re: [PATCH v1] drivers: clk: qcom: ipq5424: fix the freq table of sdcc1_apps clock

From: Bjorn Andersson
Date: Fri Mar 14 2025 - 16:08:03 EST



On Thu, 06 Mar 2025 16:59:00 +0530, Manikanta Mylavarapu wrote:
> The divider values in the sdcc1_apps frequency table were incorrectly
> updated, assuming the frequency of gpll2_out_main to be 1152MHz.
> However, the frequency of the gpll2_out_main clock is actually 576MHz
> (gpll2/2).
>
> Due to these incorrect divider values, the sdcc1_apps clock is running
> at half of the expected frequency.
>
> [...]

Applied, thanks!

[1/1] drivers: clk: qcom: ipq5424: fix the freq table of sdcc1_apps clock
commit: e9ed0ac3ccba65c17ed0d59c77a340a75abc317b

Best regards,
--
Bjorn Andersson <andersson@xxxxxxxxxx>