Re: [PATCH v4 02/10] arm64: dts: qcom: qcs6490-rb3gen2: Add TC956x PCIe switch node
From: Konrad Dybcio
Date: Wed Mar 19 2025 - 10:13:44 EST
On 3/19/25 12:06 PM, Dmitry Baryshkov wrote:
> On Wed, Mar 19, 2025 at 04:16:33PM +0530, Krishna Chaitanya Chundru wrote:
>>
>>
>> On 3/19/2025 3:51 PM, Dmitry Baryshkov wrote:
>>> On Wed, Mar 19, 2025 at 03:46:00PM +0530, Krishna Chaitanya Chundru wrote:
>>>>
>>>>
>>>> On 3/19/2025 3:43 PM, Dmitry Baryshkov wrote:
>>>>> On Wed, Mar 19, 2025 at 09:14:22AM +0530, Krishna Chaitanya Chundru wrote:
>>>>>>
>>>>>>
>>>>>> On 3/18/2025 10:30 PM, Dmitry Baryshkov wrote:
>>>>>>> On Tue, 18 Mar 2025 at 18:11, Krishna Chaitanya Chundru
>>>>>>> <krishna.chundru@xxxxxxxxxxxxxxxx> wrote:
>>>>>>>>
>>>>>>>>
>>>>>>>>
>>>>>>>> On 3/17/2025 4:57 PM, Dmitry Baryshkov wrote:
>>>>>>>>> On Tue, Feb 25, 2025 at 03:03:59PM +0530, Krishna Chaitanya Chundru wrote:
>>>>>>>>>> Add a node for the TC956x PCIe switch, which has three downstream ports.
>>>>>>>>>> Two embedded Ethernet devices are present on one of the downstream ports.
>>>>>>>>>>
>>>>>>>>>> Power to the TC956x is supplied through two LDO regulators, controlled by
>>>>>>>>>> two GPIOs, which are added as fixed regulators. Configure the TC956x
>>>>>>>>>> through I2C.
>>>>>>>>>>
>>>>>>>>>> Signed-off-by: Krishna Chaitanya Chundru <krishna.chundru@xxxxxxxxxxxxxxxx>
>>>>>>>>>> Reviewed-by: Bjorn Andersson <andersson@xxxxxxxxxx>
>>>>>>>>>> Acked-by: Manivannan Sadhasivam <manivannan.sadhasivam@xxxxxxxxxx>
>>>>>>>>>> ---
>>>>>>>>>> arch/arm64/boot/dts/qcom/qcs6490-rb3gen2.dts | 116 +++++++++++++++++++++++++++
>>>>>>>>>> arch/arm64/boot/dts/qcom/sc7280.dtsi | 2 +-
>>>>>>>>>> 2 files changed, 117 insertions(+), 1 deletion(-)
>>>>>>>>>>
>>>>>>>>>> @@ -735,6 +760,75 @@ &pcie1_phy {
>>>>>>>>>> status = "okay";
>>>>>>>>>> };
>>>>>>>>>>
>>>>>>>>>> +&pcie1_port {
>>>>>>>>>> + pcie@0,0 {
>>>>>>>>>> + compatible = "pci1179,0623", "pciclass,0604";
>>>>>>>>>> + reg = <0x10000 0x0 0x0 0x0 0x0>;
>>>>>>>>>> + #address-cells = <3>;
>>>>>>>>>> + #size-cells = <2>;
>>>>>>>>>> +
>>>>>>>>>> + device_type = "pci";
>>>>>>>>>> + ranges;
>>>>>>>>>> + bus-range = <0x2 0xff>;
>>>>>>>>>> +
>>>>>>>>>> + vddc-supply = <&vdd_ntn_0p9>;
>>>>>>>>>> + vdd18-supply = <&vdd_ntn_1p8>;
>>>>>>>>>> + vdd09-supply = <&vdd_ntn_0p9>;
>>>>>>>>>> + vddio1-supply = <&vdd_ntn_1p8>;
>>>>>>>>>> + vddio2-supply = <&vdd_ntn_1p8>;
>>>>>>>>>> + vddio18-supply = <&vdd_ntn_1p8>;
>>>>>>>>>> +
>>>>>>>>>> + i2c-parent = <&i2c0 0x77>;
>>>>>>>>>> +
>>>>>>>>>> + reset-gpios = <&pm8350c_gpios 1 GPIO_ACTIVE_LOW>;
>>>>>>>>>> +
>>>>>>>>>
>>>>>>>>> I think I've responded here, but I'm not sure where the message went:
>>>>>>>>> please add pinctrl entry for this pin.
>>>>>>>>>
>>>>>>>> Do we need to also add pinctrl property for this node and refer the
>>>>>>>> pinctrl entry for this pin?
>>>>>>>
>>>>>>> I think that is what I've asked for, was that not?
>>>>>> Currently there is no pincntrl property defined for this.
>>>>>
>>>>> Does it need to be defined separately / specially?
>>>>>
>>>> yes we need to define this property now.
>>>
>>> Could you please point out existing schema files defining those
>>> properties?
>> sorry I was not able to get which schema file you are requesting for,
>> if it is tc956x it is in this series only.
>>
>> What I understood from these conversation is we need to define pinctrl
>> property and refer the reset gpio pin in next series. If it was wrong
>> please correct me.
>
> You claimed that pinctrl properties (there are several of those) are to
> be defined in the schema for TC956x. I asked you to point out other
> schema files which define those properties for the devices that use
> GPIO pins.
pinctrl-x is part of common schema (see gh/devicetree-org/dt-schema/)
Konrad