[tip: x86/cpu] x86/cacheinfo: Align ci_info_init() assignment expressions

From: tip-bot2 for Ahmed S. Darwish
Date: Tue Mar 25 2025 - 05:41:46 EST


The following commit has been merged into the x86/cpu branch of tip:

Commit-ID: 036a73b5174477b72d881b4c75740d3dbfd7ec49
Gitweb: https://git.kernel.org/tip/036a73b5174477b72d881b4c75740d3dbfd7ec49
Author: Ahmed S. Darwish <darwi@xxxxxxxxxxxxx>
AuthorDate: Mon, 24 Mar 2025 14:33:04 +01:00
Committer: Ingo Molnar <mingo@xxxxxxxxxx>
CommitterDate: Tue, 25 Mar 2025 10:22:26 +01:00

x86/cacheinfo: Align ci_info_init() assignment expressions

The ci_info_init() function initializes 10 members of a 'struct cacheinfo'
instance using passed data from CPUID leaf 0x4.

Such assignment expressions are difficult to read in their current form.
Align them for clarity.

Signed-off-by: Ahmed S. Darwish <darwi@xxxxxxxxxxxxx>
Signed-off-by: Ingo Molnar <mingo@xxxxxxxxxx>
Cc: H. Peter Anvin <hpa@xxxxxxxxx>
Cc: Linus Torvalds <torvalds@xxxxxxxxxxxxxxxxxxxx>
Link: https://lore.kernel.org/r/20250324133324.23458-10-darwi@xxxxxxxxxxxxx
---
arch/x86/kernel/cpu/cacheinfo.c | 23 ++++++++++-------------
1 file changed, 10 insertions(+), 13 deletions(-)

diff --git a/arch/x86/kernel/cpu/cacheinfo.c b/arch/x86/kernel/cpu/cacheinfo.c
index fc4b49e..b273ecf 100644
--- a/arch/x86/kernel/cpu/cacheinfo.c
+++ b/arch/x86/kernel/cpu/cacheinfo.c
@@ -936,19 +936,16 @@ static void __cache_cpumap_setup(unsigned int cpu, int index,
static void ci_info_init(struct cacheinfo *ci,
const struct _cpuid4_info_regs *base)
{
- ci->id = base->id;
- ci->attributes = CACHE_ID;
- ci->level = base->eax.split.level;
- ci->type = cache_type_map[base->eax.split.type];
- ci->coherency_line_size =
- base->ebx.split.coherency_line_size + 1;
- ci->ways_of_associativity =
- base->ebx.split.ways_of_associativity + 1;
- ci->size = base->size;
- ci->number_of_sets = base->ecx.split.number_of_sets + 1;
- ci->physical_line_partition =
- base->ebx.split.physical_line_partition + 1;
- ci->priv = base->nb;
+ ci->id = base->id;
+ ci->attributes = CACHE_ID;
+ ci->level = base->eax.split.level;
+ ci->type = cache_type_map[base->eax.split.type];
+ ci->coherency_line_size = base->ebx.split.coherency_line_size + 1;
+ ci->ways_of_associativity = base->ebx.split.ways_of_associativity + 1;
+ ci->size = base->size;
+ ci->number_of_sets = base->ecx.split.number_of_sets + 1;
+ ci->physical_line_partition = base->ebx.split.physical_line_partition + 1;
+ ci->priv = base->nb;
}

int init_cache_level(unsigned int cpu)