Re: [PATCH 2/2] Add HASH support for Exynos
From: Krzysztof Kozlowski
Date: Tue Oct 17 2017 - 06:07:39 EST
On Mon, Oct 16, 2017 at 7:43 PM, Kamil Konieczny
<k.konieczny@xxxxxxxxxxxxxxxxxxx> wrote:
> Add support for MD5, SHA1, SHA256 hash algorithms for Exynos HW.
> It uses the crypto framework asynchronous hash api.
> It is based on omap-sham.c driver.
> S5P has some HW differencies and is not implemented.
>
> Modifications in s5p-sss:
>
> - Add hash supporting structures and functions.
>
> - Modify irq handler to handle both aes and hash signals.
>
> - Resize resource end in probe if EXYNOS_HASH is enabled in
> Kconfig.
>
> - Add new copyright line and new author.
>
> - Tested on Odroid-U3 with Exynos 4412 CPU, kernel 4.13-rc6
> with crypto run-time self test testmgr
> and with tcrypt module with: modprobe tcrypt sec=1 mode=N
> where N=402, 403, 404 (MD5, SHA1, SHA256).
>
> Modifications in drivers/crypto/Kconfig:
>
> - Add new CRYPTO_DEV_EXYNOS_HASH, depend on !EXYNOS_RNG
> and CRYPTO_DEV_S5P
>
> - Select sw algorithms MD5, SHA1 and SHA256 in EXYNOS_HASH
> as they are nedded for fallback.
>
> Signed-off-by: Kamil Konieczny <k.konieczny@xxxxxxxxxxxxxxxxxxx>
> ---
> drivers/crypto/Kconfig | 14 +
> drivers/crypto/s5p-sss.c | 1406 +++++++++++++++++++++++++++++++++++++++++++++-
> 2 files changed, 1410 insertions(+), 10 deletions(-)
>
> diff --git a/drivers/crypto/s5p-sss.c b/drivers/crypto/s5p-sss.c
> index dfae1865c384..b5a7e49f9285 100644
> --- a/drivers/crypto/s5p-sss.c
> +++ b/drivers/crypto/s5p-sss.c
(...)
> @@ -829,6 +2155,7 @@ static int s5p_aes_probe(struct platform_device *pdev)
> struct samsung_aes_variant *variant;
> struct s5p_aes_dev *pdata;
> struct resource *res;
> + unsigned int hash_i;
>
> if (s5p_dev)
> return -EEXIST;
> @@ -837,12 +2164,33 @@ static int s5p_aes_probe(struct platform_device *pdev)
> if (!pdata)
> return -ENOMEM;
>
> + variant = find_s5p_sss_version(pdev);
> res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
> - pdata->ioaddr = devm_ioremap_resource(&pdev->dev, res);
> - if (IS_ERR(pdata->ioaddr))
> - return PTR_ERR(pdata->ioaddr);
> + /*
> + * Note: HASH and PRNG uses the same registers in secss, avoid
> + * overwrite each other. This will drop HASH when CONFIG_EXYNOS_RNG
> + * is enabled in config. We need larger size for HASH registers in
> + * secss, current describe only AES/DES
> + */
> +#if IS_ENABLED(CONFIG_CRYPTO_DEV_EXYNOS_HASH)
I missed that in v5 because you wrote it is fixed... but it was not.
You still have #ifdef here. Please fix it:
https://git.kernel.org/pub/scm/linux/kernel/git/torvalds/linux.git/tree/Documentation/process/coding-style.rst#n993
Best regards,
Krzysztof