Re: [PATCH v4 4/4] arm64: apple: Add PCIe node
From: Mark Kettenis
Date: Mon Sep 13 2021 - 14:35:31 EST
> Date: Sun, 12 Sep 2021 22:30:42 +0100
> From: Marc Zyngier <maz@xxxxxxxxxx>
Hi Marc,
> On Fri, 27 Aug 2021 18:15:29 +0100,
> Mark Kettenis <mark.kettenis@xxxxxxxxx> wrote:
> >
> > From: Mark Kettenis <kettenis@xxxxxxxxxxx>
> >
> > Add node corresponding to the apcie,t8103 node in the
> > Apple device tree for the Mac mini (M1, 2020).
> >
> > Clock references and DART (IOMMU) references are left out at the
> > moment and will be added once the appropriate bindings have been
> > settled upon.
> >
> > Signed-off-by: Mark Kettenis <kettenis@xxxxxxxxxxx>
> > ---
> > arch/arm64/boot/dts/apple/t8103.dtsi | 63 ++++++++++++++++++++++++++++
> > 1 file changed, 63 insertions(+)
> >
> > diff --git a/arch/arm64/boot/dts/apple/t8103.dtsi b/arch/arm64/boot/dts/apple/t8103.dtsi
> > index 503a76fc30e6..6e4677bdef44 100644
> > --- a/arch/arm64/boot/dts/apple/t8103.dtsi
> > +++ b/arch/arm64/boot/dts/apple/t8103.dtsi
> > @@ -214,5 +214,68 @@ pinctrl_smc: pinctrl@23e820000 {
> > <AIC_IRQ 396 IRQ_TYPE_LEVEL_HIGH>,
> > <AIC_IRQ 397 IRQ_TYPE_LEVEL_HIGH>;
> > };
> > +
> > + pcie0: pcie@690000000 {
> > + compatible = "apple,t8103-pcie", "apple,pcie";
> > + device_type = "pci";
> > +
> > + reg = <0x6 0x90000000 0x0 0x1000000>,
> > + <0x6 0x80000000 0x0 0x4000>,
>
> Only exposing 16kB for the 'rc' crashes the Linux driver as it tries
> to configure the port ref-clock configurations, which live much
> higher:
>
> #define CORE_LANE_CFG(port) (0x84000 + 0x4000 * (port))
>
> Previous versions of the binding had this region as 1MB, which made
> things work.
Oops. When I formalized the binding, I looked at the Apple DT and
used the sizes from there. And didn't notice that this wasn't
sufficient since U-Boot doesn't actually use the size of the region to
create a mapping like an actual OS would do. It is somewhat unclear
how big the regions really are, but as marcan noted at some point in
the past the sizes in the Apple DT seem to be somewhat inconsistent so
religiously following what is done there may not make sense. So I'll
fix this in v5 (also in the example in the DT binding).
Corellium uses 1MB, which makes more sense unless we break up the
block into multiple ranges.
> > + <0x6 0x81000000 0x0 0x8000>,
> > + <0x6 0x82000000 0x0 0x8000>,
> > + <0x6 0x83000000 0x0 0x8000>;
>
> These used to be 16kB, and are now twice as much. Didn't cause any
> issue with the Linux driver, but I wonder what trigger either change.
0x8000 is what the Apple DT uses.
Since we don't have authorative documentation for the chip we have to
make some guesses here. I suspect we should try to keep the sizes as
small as possible while sticking to sizes of 2^n? Then it probably
makes sense to use 0x4000 for these ranges.
Cheers,
Mark